Aprisa
Aprisa Introduction

Course Code
288816-US
Software
Aprisa 23.R3
Language
English
User Level
All
Pricing ID
Select Country
List Price
Select Country
Price may not include taxes applicable to your billing region
Contact us for private event pricing
Live In-Person Duration
2 days

In this course you will learn about gate level netlist to GDSII flow in Aprisa. Starting with database initialization from input libraries , netlist, and timing constraints, you will learn how to set up up multi-mode , multi-corner timing analysis, create a floorplan and power mesh, perform placement optimization , clock tree synthesis , and routing optimization to achieve timing and DRC closure. At the end of the course, you will be able to use the Aprisa GUI to visualize the layout, perform timing analysis, cross-probe between timing reports and layout to identify timing closure issues, and browse DRC and LVS violations.

PREREQUISITES

  • Familiarity with concepts of digital design
  • Basic Place and Route concepts
  • Static Timing Analysis
  • Power Analysis
  • DRC/LVS

PROVIDED COURSE MATERIALS
Class Package
Find Upcoming Classes
For more information
Learning Services, EDA Korea

PRIMARY COURSE TOPICS

What You’ll Learn

Throughout this course, extensive hands-on lab exercises provide you with practical experience using Aprisa software. Hands-on lab topics include:

  • Aprisa GUI navigation
  • Initializing the design *Floorplanning and Power Planning
  • Timing Analysis
  • Placement Optimization
  • Clock Tree Synthesis
  • Routing OptimizationAp